

- Digital Pulse Density Output to Measure Acceleration
- Drop-In Replacement for Model 1010
- Integrated Sensor & Amplifier
- -55 to +125 °C Operation
- +5 VDC, 2 mA Power (typical)
- LCC or J-Lead Surface Mount Package
- Responds to DC & AC Acceleration
- No External Reference Voltage
- Easy Interface to Microprocessors, TTL/CMOS Compatible
- Nitrogen Damped & Hermetically Sealed
- Capacitive Micromachined & Serialized for Traceability
- Good EMI Resistance
- RoHS Compliant













## **DESCRIPTION**

The Model 1410 is an integrated accelerometer for use in zero to medium frequency instrumentation applications measuring acceleration. Each miniature, hermetically sealed package combines a micro-machined capacitive sense element and a custom integrated circuit that includes a sense amplifier and sigmadelta A/D converter. It is relatively insensitive to temperature changes and gradients. Each device is marked with a serial number on its top and bottom surfaces for traceability. An optional calibration test sheet (1410-TST) is also available which lists the measured bias, scale factor, linearity, operating current and frequency response.



#### 7FRO (DC) TO MEDIUM EREQUENCY APPLICATIONS

















## **PERFORMANCE**

| INPUT<br>RANGE | FREQUENCY RESPONSE (MIN, 3 DB) | SENSITIVITY,<br>DIFFERENTIAL | MAX. MECHANICAL SHOCK<br>(0.1 MS) |
|----------------|--------------------------------|------------------------------|-----------------------------------|
| g              | Hz                             | kHz/g                        | g (peak)                          |
| ±2             | 0 – 400                        | 62.5                         |                                   |
| <u>±</u> 5     | 0 – 500                        | 25                           | 2000                              |
| ±10            | 0 – 700                        | 12.5                         |                                   |
| ±25            | 0 – 1000                       | 5                            |                                   |
| ±50            | 0 – 1300                       | 2.5                          | 5000                              |
| ±100           | 0 – 1600                       | 1.25                         |                                   |
| ±200           | 0 – 1900                       | 0.625                        |                                   |

By Model: VDD=VR=5.0 VDC, FCLK=250kHz, Tc=25°C

Note 1: Sensitivity typical at clock frequency 250kHz

## SPECIFICATIONS SUBJECT TO CHANGE WITHOUT NOTICE



#### PERFORMANCE - ALL VERSIONS All Models: Unless otherwise specified VDD=VR=5.0 VDC, FCLK=250 kHz, Tc=25°C PARAMETER MIN TYP MAX **UNITS** Cross Axis Sensitivity 2 3 + % Bias Calibration Error <sup>1</sup> 0.2 0.5 ± % of Fclk (span) +200 (PPM of Fclk)/°C Bias Temperature Shift (Tc= -55 to +125°C) 1 -200 0 Scale Factor Calibration Error 1,2 0.75 2 ± % Scale Factor Temperature Shift (Tc= -55 to +125°C) 1 0 +200 PPM/°C Non-Linearity (-90 to +90% of Full Scale) 1,2 0.5 1.0 ± % of span 1000 Long Term Bias Stability 2000 ± PPM of span In Run Bias Stability 18 30 ± PPM of span Long Term Scale Factor Stability 500 1000 ± PPM Turn-On Transient (in less than 0.5ms) 38 ± PPM of span Operating Voltage (VDD vs. GND) 5.5 4.5 5.0 Volts Operating Current (IDD + IVR)1 2 3 mΑ Clock Input Voltage Range (with respect to GND) -0.5 V<sub>DD</sub>+0.5 Volts Mass 'L' Package (add 0.06 grams for 'J' package) 0.62 Grams

Note 1: Tighter tolerances may be available on special order.

**Operating Current** 

IDD+IVR

Note 2: 100g and greater versions are tested and specified from -65 to +65g

mΑ

FCLK = 250kHz

| DC CHARACTERISTICS |                                                                         |                       |     |     |       |                              |  |
|--------------------|-------------------------------------------------------------------------|-----------------------|-----|-----|-------|------------------------------|--|
| VDD=VR=5           | V <sub>DD</sub> =V <sub>R</sub> =5.0 VDC, T <sub>C</sub> = 55 to +125°C |                       |     |     |       |                              |  |
| PARAMETER          |                                                                         | MIN                   | TYP | MAX | UNITS | TEST CONDITIONS              |  |
| V <sub>T</sub> -   | Negative Going Threshold Voltage (CLK)                                  | 0.9                   | 1.7 |     | V     |                              |  |
| $V_{T+}$           | Positive Going Threshold Voltage (CLK)                                  |                       | 3.0 | 3.7 | V     |                              |  |
| Vн                 | Hysteresis Voltage (CLK)                                                | 0.5                   | 1.3 |     | V     |                              |  |
| Vol                | Output Low Voltage (CNT, DIR, CLK/2)                                    |                       |     | 0.4 | V     | loL = 2.0 mA                 |  |
| Voh                | Output High Voltage (CNT, DIR, CLK/2)                                   | V <sub>DD</sub> - 0.4 |     |     | V     | Iон = 2.0 mA                 |  |
| lı                 | Input Leakage Current (CLK)                                             |                       |     | 10  | μΑ    | $V_{I} = 0$ to $V_{DD}$      |  |
| Сю                 | Pin Capacitance                                                         |                       |     | 10  | pF    | 1 MHz, T <sub>A</sub> = 25°C |  |

|                                           | AC CHARA(       | CTERISTICS |      |       |
|-------------------------------------------|-----------------|------------|------|-------|
| DD=VR=5.0 VDC, Tc= -55 to +125°C, Load Ca | pacitance=50pF. |            |      |       |
| PARAMETER                                 | MIN             | TYP        | MAX  | UNITS |
| CLK input frequency                       | 100             | 250        | 1000 | kHz   |
| CLK input rise/fall time                  |                 |            | 50   | ns    |
| CLK duty cycle                            | 45              | 50         | 55   | %     |
| CLK fall to DIR fall                      | 40              | 85         | 195  | ns    |
| CLK fall to DIR rise                      | 40              | 90         | 205  | ns    |
| CLK rise to valid CNT out                 | 40              | 90         | 230  | ns    |
| CLK fall to CNT fall                      | 40              | 85         | 205  | ns    |
| CLK fall to CLK/2 rise/fall               | 40              | 90         | 210  | ns    |

| MAXIMUM RATINGS*                                   |                                |                                                                                                        |  |  |  |
|----------------------------------------------------|--------------------------------|--------------------------------------------------------------------------------------------------------|--|--|--|
| Case Operating Temperature <sup>4</sup>            | -55 to +125°C                  | * NOTICE: Stresses greater than those listed above                                                     |  |  |  |
| Storage Temperature <sup>4</sup>                   | -55 to +125°C                  | may cause permanent damage to the device. These                                                        |  |  |  |
| Voltage on VDD to GND                              | -0.5V to 6.5V                  | are stress ratings only. Functional operation of the                                                   |  |  |  |
| Voltage on Any Pin (except DV) to GND <sup>3</sup> | -0.5V to V <sub>DD</sub> +0.5V | device at or above these conditions is not implied. Exposure to absolute maximum rating conditions for |  |  |  |
| Voltage on DV to GND <sup>5</sup>                  | ±15V                           | - extended periods may affect device reliability and                                                   |  |  |  |
| Power Dissipation                                  | 20 mW                          | lifespan.                                                                                              |  |  |  |

Note 3: Voltages on pins other than DV, GND or V<sub>DD</sub> may exceed 0.5 volt above or below the supply voltages if current is limited to 1 mA. Note 4: Operation may continue with limited exposure up to 175°C. Minimal exposure over 125°C recommended for maximum lifespan. Note 5: The application of DV voltages higher than required to bring the output to positive full scale may cause device damage.

#### SPECIFICATIONS SUBJECT TO CHANGE WITHOUT NOTICE

**CLK** 

DIR

 $\overline{\mathsf{DIR}}$ 



## **OPERATION**

The Model 1410 produces a digital pulse train in which the density of pulses (number of pulses per second) is proportional to applied acceleration. It requires a single +5 volt power supply and a TTL/CMOS level clock of 100kHz-1MHz. The output is ratiometric to the clock frequency and independent of the power supply voltage. Two forms of digital signals are provided for direct interfacing to a microprocessor or counter. The sensitive axis is perpendicular to the bottom of the package, with positive acceleration defined as a force pushing on the bottom of the package. External digital line drivers can be used to drive long cables or when used in an electrically noisy environment.

### SIGNAL DESCRIPTIONS

VDD and GND (power): Pin 14 (VDD) & pin 19 (GND). Additionally, tie pins 3 & 11 to VDD & pins 2, 5, 6 & 18 to GND.

CLK (input): Pin 8. Reference clock input. This hysteresis threshold input must be driven by a 50% duty cycle square wave signal. Factory Calibration is performed at 250 kHz, which is the recommended clock frequency for best results. Operation at frequencies as low as 100 kHz or as high as 1 MHz are possible, however a slight bias shift may result.

CNT (output): Pin 10. Count output. A return-to-zero type digital pulse stream whose pulse width is equal to the input CLK logic high time. The CNT pulse rate increases with positive acceleration. The device experiences positive (+1g) acceleration with its lid facing up in the earth's gravitational field. This signal is meant to drive an up-counter directly.

DIR and DIR (output): Pins 12 & 16 respectively. Direction output. This output is updated at the fall of each clock cycle. It is high during clock cycles when a high going CNT pulse is present and low during cycles when no CNT pulse is present. A non- return-to-zero signal meant to control the count direction (i.e. up or down) of a counter. DIR can be low pass filtered to produce an analog measure of the acceleration.  $\overline{\rm DIR}$  is the complement of DIR and is provided for use in driving differential transmission lines.

20 [18 DV (and) 17 (gnd) 6 TOP VIEW 16 DIR (gnd) 15 CLK/2 7 VDD CLK 8 14

PINOUT (LCC & JLCC)

DV (input): Pin 4. Deflection Voltage. Normally left open. A test input that applies an electrostatic force to the sense element, simulating a positive acceleration. The nominal voltage at this pin is 1/4 VDD. DV voltages higher than required to bring the output to positive full scale may cause device damage.

VR (input): Pin 3. Voltage Reference. Tie directly to VDD (+5V). A 0.1µF bypass capacitor is recommended at this pin.

CLK/2 (output): Pin 15. Clock divided by 2. A buffered clock output whose frequency equals CLK divided by 2. \*\* Pins 1, 7, 9, 13, 17, and 20 are reserved for future use and should remain unused \*\*

USING THE COUNT (CNT) OUTPUT: Pulses from the CNT output are meant to be accumulated in a hardware counter. Each pulse accumulation or sample, reflects the average acceleration (change in velocity) over that interval. The sample period or 'gate time" over which these pulses are accumulated determines both the bandwidth and quantization of the measurement.





## Model 1410 Digital Surface Mount Accelerometer

The first equation above shows that as the sample rate is reduced (i.e. a longer sample period), the quantization becomes finer but bandwidth is reduced. Conversely, as the sample rate is increased, quantization becomes coarser but the bandwidth of the measurement is increased. The second and third equations show how the CNT pulse frequency equates to the applied g-force. When using a frequency counter to monitor the CNT output pulse rate, a counter with a DC coupled input must be used. The CNT output is a return-to-zero signal whose duty cycle varies from zero to fifty percent, from minus full scale to positive full-scale acceleration. A frequency counter with an AC coupled input will provide an erroneous reading as the duty cycle varies appreciably from fifty percent. The figure to the left illustrates how the CNT and DIR outputs vary as the accelerometer is subjected to accelerations from minus full scale (-FS) to plus full scale (+FS).



<u>DEFLECTION VOLTAGE (DV) TEST INPUT:</u> This test input applies an electrostatic force

to the sense element, simulating a positive acceleration. It has a nominal input impedance of 32 k $\Omega$  and a nominal open circuit voltage of  $\frac{1}{2}$ VDD. For best accuracy during normal operation, this input should be left unconnected or connected to a voltage source equal to  $\frac{1}{2}$  of the VDD supply.

$$\Delta f \approx k (V_{DV} - \frac{1}{3} V_{DD})^2$$

The change in output pulse rate ( $\Delta f$ ) is proportional to the square of the difference between the voltage applied to the DV input ( $V_{DV}$ ) and  $\frac{1}{2}V_{DD}$ . Only positive shifts in the output pulse rate may be generated by applying voltage to the DV input. When voltage is applied to the DV input, it should be applied gradually. The application of DV voltages greater than required to bring the output to positive full scale may cause device damage. The proportionality constant (k) varies for each device and is not characterized.

ESD and LATCH-UP CONSIDERATIONS: The model 1410 accelerometer is a CMOS device subject to damage from large electrostatic discharges. Diode protection is provided on the inputs and outputs but care should be exercised during handling to assure that the device is placed only on a grounded conductive surface. Individuals and tools should be grounded before coming in contact with the device. Do not insert the model 1410 into (or remove it from) a powered socket.

### RECOMMENDED CONNECTIONS

| DIM | Inch | mm    |
|-----|------|-------|
| Α   | .230 | 5.84  |
| В   | .430 | 10.92 |
| С   | .100 | 2.54  |
| D   | .033 | 0.84  |
| Е   | .050 | 1.27  |
| F   | .013 | 0.33  |
| G   | .120 | 3.05  |



<u>RoHS Compliance:</u> The model 1410 does not contain elemental lead and is RoHS compliant.

<u>Soldering:</u> Solder reflow should not exceed 239°C, exceeding this temperature may result in permanent damage

<u>Pre-Tinning of Accelerometer Leads is Recommended:</u> To prevent gold migration embrittlement of the solder joints, it is best to pre-tin the accelerometer leads.

<u>Solder Contact Plating Information:</u> The plating composition and thickness for the solder pads and castellations on the "L"

suffix (LCC) package are 60 to 225 micro-inches thick of gold (Au) over 80 to 350 micro-inches thick of nickel (Ni) over a minimum of 5 micro-inches thick of moly-manganese or tungsten refractory material. The J-Lead package top layer is 100 to 225 microinches thick of 99.7% gold (Au) over 80 to 350 microinches thick of electroplated nickel (Ni).

<u>Recommended Solder Pad Pattern:</u> The recommended solder pad size and shape for both the LCC and J LCC packages is shown in the diagram and table below. These dimensions are recommendations only and may or may not be optimum for your particular soldering process.

Do not use ultrasonic cleaners.
Ultrasonic cleaning will void the warranty and may break internal wire bonds.



# PACKAGE DIMENSIONS

- 1. \*Dimensions "M," "T," and "U" locate sensing element's center of mass.
- 2. Lid is electrically tied to terminal 19 (GND).
- 3. Controlling dimension: Inch.
- 4. Terminals are plated with 60 microinches min gold over 80 microinches min nickel. This plating specification does not apply to the Pin-1 identifier mark on the bottom of the J-lead package version.
- 5. Package: 90% min alumina (black), lid: solder sealed kovar.



|     | Inches      |             | Millimeters |            |  |
|-----|-------------|-------------|-------------|------------|--|
| Dim | Min         | Max         | Min         | Max        |  |
| А   | 0.342       | 0.358       | 8.69        | 9.09       |  |
| В   | 0.346       | 0.378       | 8.79        | 9.60       |  |
| С   | 0.055       | TYP         | 1.40 TYP    |            |  |
| D   | 0.095       | 0.115       | 2.41        | 2.92       |  |
| Ε   | 0.085       | TYP         | 2.16        | TYP        |  |
| F   | 0.050 BSC   |             | 1.27 BSC    |            |  |
| G   | 0.025 TYP   |             | 0.64 TYP    |            |  |
| Н   | 0.050 TYP   |             | 1.27 TYP    |            |  |
| J   | 0.004 x 45° |             | 0.10 x 45°  |            |  |
| Κ   | 0.010 R TYP |             | 0.25 R TYP  |            |  |
| L   | 0.016 TYP   |             | 0.41 TYP    |            |  |
| * M | 0.066       | TYP         | 1.68 TYP    |            |  |
| Ν   | 0.050       | 0.070       | 1.27        | 1.78       |  |
| Р   | 0.017 TYP   |             | 0.43 TYP    |            |  |
| R   | 0.023       | 0.023 R TYP |             | 0.58 R TYP |  |
| * T | 0.085 TYP   |             | 2.16 TYP    |            |  |
| * U | 0.175 TYP   |             | 4.45 TYP    |            |  |